## **Subject : Digital Logic**

## **Chapter: Combinational Circuit**

DPP-5

Topic: Parallel Adder, Multiplier

- 1. A 4-bit parallel binary adder is built using four full adders. If each full adder takes 44 ns to produce the sum bit and 14 ns to produce carry bit, then the time required for addition of two 4-bit number is
  - (a) 100 ns
- (b) 86 ns
- (c) 146 ns
- (d) 190 ns
- 2. A half adder is implemented with XOR and AND gates. A full adder is implemented with two half adders and one OR gate. The propagation delay of an XOR gate is twice that of an AND/OR gate. The propagation delay of an AND/OR gate is 1.2 microseconds. A 4-bit ripple-carry binary adder is implemented by using four full adders. The total propagation time of this 4-bit binary adder in microseconds is \_\_\_\_\_\_.
  - (a) 19.2
- (b) 20
- (c) 12
- (d) 45
- 3. Figure I show a 4-bits ripple carry adder realized using full adders and figure II shows the circuit of a full-adder (FA). The propagation delay of the XOR, AND and OR gates in Figure II are 20 ns, 15 ns and 10 ns respectively. Assume all the inputs to the 4-bit adder are initially reset to 0.

At t = 0, the inputs to the 4-bit adder are changed to  $X_3X_2X_1X_0 = 1100$ ,  $Y_3Y_2Y_1Y_0 = 0100$  and  $Z_0 = 1$ 

The output of the ripple carry adder will be stable at t  $(in ns) = \underline{\hspace{1cm}}$ .



Figure-I



**4.** A 16 bit ripple carry adder is realized using 16 identical full adders (FA) as shown in the figure. The carry-propagation delay of each FA is 12 ns and the sum-propagation delay of each FA is 15 ns. The worst case delay (in ns) of this 16-bit adder will be



- 5. Eight 1-bit full adders are cascaded. Each 1-bit full adder generates carry out bit in 10ns and sum bit in 30 ns. The number of addition performed per second, will be
  - (a)  $10^9$
- (b)  $0.5 \times 10^7$
- (c)  $10^7$
- (d)  $0.125 \times 10^7$
- **6.** A 16-bit parallel adder is designed using 16, 1-bit full adders. Each 1-bit full adder is designed using X-OR, AND and OR gates. The delay contributed by X-OR gate is 20ns while that contributed by AND/OR gate is 10ns. The number of additions per second that a 16-bit parallel adder can perform reliability, will be
  - (a)  $2.94 \times 10^6$
- (b)  $3.125 \times 10^6$
- (c)  $3.33 \times 10^6$
- (d)  $4 \times 10^6$

- **7.** How many half adder and OR gate are needed to construct 4-bit parallel adder ?
  - (a) 8 HA, 4 OR gate
  - (b) 7 HA, 4 OR gate
  - (c) 7 HA, 3 OR gate
  - (d) 8 HA, 3 OR gate



## **Answer Key**

1. (b)

2. (c)

**3.** (50)

4. (195)

5. (c)

**6.** (a)

7. (c)



For more questions, kindly visit the library section: Link for app: https://physicswallah.live/tabs/tabs/library-tab

For more questions, kindly visit the library section: Link for web: https://links.physicswallah.live/vyJw

Any issue with DPP, please report by clicking here- https://forms.gle/t2SzQVvQcs638c4r5



 $\textbf{PW Mobile APP:} \ https://play.google.com/store/apps/details?id=xyz.penpencil.physicswala$ 

For PW Website: https://www.physicswallah.live/contact-us